SN74HCS166DYYR

Texas Instruments
595-SN74HCS166DYYR
SN74HCS166DYYR

Mfr.:

Description:
Counter Shift Registers 8-Bit Parallel-Load Shift Registers

Lifecycle:
New Product:
New from this manufacturer.
ECAD Model:
Download the free Library Loader to convert this file for your ECAD Tool. Learn more about the ECAD Model.

In Stock: 2 919

Stock:
2 919 Can Dispatch Immediately
Factory Lead Time:
18 Weeks Estimated factory production time for quantities greater than shown.
Minimum: 1   Multiples: 1
Unit Price:
-,-- €
Ext. Price:
-,-- €
Est. Tariff:

Pricing (EUR)

Qty. Unit Price
Ext. Price
0,232 € 0,23 €
0,159 € 1,59 €
0,141 € 3,53 €
0,121 € 12,10 €
0,112 € 28,00 €
0,106 € 53,00 €
0,101 € 101,00 €
Full Reel (Order in multiples of 3000)
0,095 € 285,00 €
0,092 € 552,00 €

Product Attribute Attribute Value Select Attribute
Texas Instruments
Product Category: Counter Shift Registers
RoHS:  
8 Circuit
8 bit
SOT-23-16
CMOS
1 Input
LSTTL
13 ns
2 V
6 V
- 40 C
+ 125 C
Reel
Cut Tape
Brand: Texas Instruments
Features: Parallel-to-Serial Conversion
High Level Output Current: - 4 mA
Low Level Output Current: 4 mA
Mounting Style: SMD/SMT
Number of Output Lines: 8 Output
Operating Supply Voltage: 2 V to 6 V
Product: Shift Registers
Product Type: Counter Shift Registers
Series: SN74HC166
Factory Pack Quantity: 3000
Subcategory: Logic ICs
Products found:
To show similar products, select at least one checkbox
Select at least one checkbox above to show similar products in this category.
Attributes selected: 0

This functionality requires JavaScript to be enabled.

TARIC:
8542319000
CNHTS:
8542399000
USHTS:
8542390090
MXHTS:
8542399999
ECCN:
EAR99

SN74HC166 8-Bit Parallel-Load Shift Registers

Texas Instruments SN74HC166 8-Bit Parallel-Load Shift Registers feature gated clock inputs (CLK, CLK INH) and an overriding clear (CLR) input. The shift/load (SH/LD) input establishes the parallel-in or serial-in modes. When high, SH/LD enables the serial (SER) data input and couples the eight flip-flops for serial shifting with each clock (CLK) pulse. When low, the parallel (broadside) data inputs are enabled, and synchronous loading occurs on the next clock pulse. Serial data flow is inhibited during parallel loading. Clocking is accomplished on the low-to-high-level edge of CLK through a 2-input positive-NOR gate. This feature permits one input to be used as a clock-enable or clock-inhibit function. Holding either CLK or CLK INH high inhibits clocking; holding either low enables the other clock input. This feature allows the system clock to run freely, and the register can be stopped on command with the other clock input. CLK INH should be changed to the high level only when CLK is high. The CLR on the Texas Instruments SN74HC166 overrides all other inputs, including CLK, and resets all flip-flops to zero.