SN65LVDS302ZXH

Texas Instruments
595-SN65LVDS302ZXH
SN65LVDS302ZXH

Mfr.:

Description:
LVDS Interface IC Programmable 27-bit display serial inter A 595-SN65LVDS302ZXHR

ECAD Model:
Download the free Library Loader to convert this file for your ECAD Tool. Learn more about the ECAD Model.

In Stock: 347

Stock:
347 Can Dispatch Immediately
Factory Lead Time:
6 Weeks Estimated factory production time for quantities greater than shown.
Quantities greater than 347 will be subject to minimum order requirements.
Minimum: 1   Multiples: 1
Unit Price:
-,-- €
Ext. Price:
-,-- €
Est. Tariff:

Pricing (EUR)

Qty. Unit Price
Ext. Price
3,04 € 3,04 €
2,28 € 22,80 €
2,09 € 52,25 €
1,88 € 188,00 €
1,78 € 445,00 €
1,70 € 979,20 €
1,63 € 1 877,76 €
1,60 € 4 608,00 €

Alternative Packaging

Mfr. Part No.:
Packaging:
Reel, Cut Tape, MouseReel
Availability:
In Stock
Price:
2,56 €
Min:
1

Similar Product

Texas Instruments SN65LVDS302ZXHR
Texas Instruments
Serializers & Deserializers - Serdes Programmable 27-bit display serial inter A 595-SN65LVDS302ZXH

Product Attribute Attribute Value Select Attribute
Texas Instruments
Product Category: LVDS Interface IC
RoHS:  
Serial Interface Receiver
300 Mb/s
LVDS
CMOS
1.95 V
1.65 V
- 40 C
+ 85 C
SMD/SMT
NFBGA-80
With ESD Protection
Tray
Brand: Texas Instruments
Moisture Sensitive: Yes
Pd - Power Dissipation: 64.7 mW
Product: LVDS Interface ICs
Product Type: LVDS Interface IC
Series: SN65LVDS302
Factory Pack Quantity: 576
Subcategory: Interface ICs
Products found:
To show similar products, select at least one checkbox
Select at least one checkbox above to show similar products in this category.
Attributes selected: 0

This functionality requires JavaScript to be enabled.

TARIC:
8542399000
USHTS:
8542390090
ECCN:
EAR99

SN65LVDS302 Display Serial Interface Receiver

Texas Instruments SN65LVDS302 Programmable 27-Bit Display Serial Interface Receiver de-serializes FlatLink™ 3G compliant serial input data to 27 parallel data outputs. The Texas Instruments SN65LVDS302 receiver contains one shift register to load 30 bits from 1, 2, or 3 serial inputs. After checking the parity bit, it latches the 24-pixel and three control bits to the parallel CMOS outputs. If the parity check confirms correct parity, the Channel Parity Error (CPE) output remains low. If a parity error is detected, the CPE output generates a high pulse while the data output bus disregards the newly received pixel. Instead, the last data word is held on the output bus for another clock cycle.